EIE2105 Digital and Computer Systems Tutorial 4: Sequential Logic ISQL

Java Python Department of Electrical and Electronic Engineering

EIE2105 Digital and Computer Systems

Tutorial 4: Sequential Logic I

Q1.  What is the difference between synchronous counter and ripple counter?

Q2.  What is the problem of S-R latch? How can D latch solve this problem?

Q3.  What is the latch timing problem? Explain using an example and a wave/timing diagram.

Q4. &dai 写EIE2105 Digital and Computer Systems Tutorial 4: Sequential Logic ISQL nbsp;Complete the following timing diagram if the positive-edge triggered T flip-flop is simulated. You can assume gate delays are zero.

Q5.   a.    Which of the following circuits is/are master-slave/edge-triggered flip-flop?

b.     Complete the following timing diagram if circuit A is simulated. You can assume gate delays are zero.

c.     Complete the following wave/timing diagram if circuit B is simulated. You can assume gate delays are zero.

d         

评论
添加红包

请填写红包祝福语或标题

红包个数最小为10个

红包金额最低5元

当前余额3.43前往充值 >
需支付:10.00
成就一亿技术人!
领取后你会自动成为博主和红包主的粉丝 规则
hope_wisdom
发出的红包
实付
使用余额支付
点击重新获取
扫码支付
钱包余额 0

抵扣说明:

1.余额是钱包充值的虚拟货币,按照1:1的比例进行支付金额的抵扣。
2.余额无法直接购买下载,可以购买VIP、付费专栏及课程。

余额充值