imx53 时钟dpll分析

本文详细介绍了MX53项目中四个不同的DPLL(数字锁相环)配置,包括DPLL-1至DPLL-4的功能频率及初始化频率,并解释了每个DPLL如何使用24MHz的片上振荡器作为参考时钟。

摘要生成于 C知道 ,由 DeepSeek-R1 满血版支持, 前往体验 >

DPLL reference clock

There are four DPLL's in i.MX53 project namely:

DPLL-1 (typical functional frequency 800Mhz)

DPLL-2 (typical functional frequency 400Mhz)

DPLL-3 (typical functional frequency 216Mhz)

DPLL-4 (typical functional frequency 595Mhz)

Each DPLL is controlled by a DPLLC-n interface block. Each DPLLC interface block

uses the output of on chip oscillator (typical frequency is 24Mhz) as DPLL reference

clock.

 

Reset Values for DPLLC

Reset values that are hard coded as DPLLC initialization values are:

DPLL1 - initial value =192Mhz

DPLL2 - initial value = 192Mhz

DPLL3 - initial value = 168Mhz

DPLL4 - initial value = 168Mhz

These frequencies correspond to the reference clock source of on chip oscillator (24

MHz) as the source for DPLL. For different frequencies, a linear ratio should be applied.

评论
添加红包

请填写红包祝福语或标题

红包个数最小为10个

红包金额最低5元

当前余额3.43前往充值 >
需支付:10.00
成就一亿技术人!
领取后你会自动成为博主和红包主的粉丝 规则
hope_wisdom
发出的红包
实付
使用余额支付
点击重新获取
扫码支付
钱包余额 0

抵扣说明:

1.余额是钱包充值的虚拟货币,按照1:1的比例进行支付金额的抵扣。
2.余额无法直接购买下载,可以购买VIP、付费专栏及课程。

余额充值